

# **Avnet Technical Training Course**



Tools: 2019.1

Training Version: v12

Date: July 2019

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

## Lab 1 Overview

Zynq®-7000 All Programmable SoC application development starts with a Zynq Hardware Platform. This hardware platform defines how the ARM Processing System (PS) is configured as well as providing the actual hardware design itself for the Programmable Logic (PL). This hardware platform must be configured, designed, and built in Vivado® Webpack. Upon completion of this build process, the results may be exported out of Vivado for use in the Xilinx Software Development Kit (SDK).

This course focuses on the software application development in SDK, so we will make use of a Zynq hardware platform that was <u>previously designed and built in Vivado and then exported for SDK use.</u> For additional instruction on how to design the Zynq hardware platform, please attend the *Developing Zynq-7000 AP SoC Hardware*.

The hands-on labs for this Avnet Technical Training Course follow the Xilinx guidelines provided as part of UltraFast Design Methodology. The term methodology can mean different things to different people. Flow charts, methods, principles, rules, and policies are among several possible themes. The UltraFast Design Methodology guide does not illustrate a step-by-step process for success. Instead, the goal is to equip designers with information and guidance on designing embedded systems so that they can make informed decisions when using the tool box. Some content applies generally to embedded systems, while other content is specific to the Xilinx® All-Programmable SoC products. For more information on the benefits of UltraFast Design Methodology, please refer to the Xilinx User Guide documents UG949 and UG1046. Links to these two documents are provided at the end of this lab.

Before performing software application development in SDK, it is worthwhile to understand what the hardware platform archive contains.

# Lab 1 Objectives

When you have completed Lab 1, you will know:

• What file is included in a Zyng hardware platform archive and what the file contains

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

# **Experiment 1: Review the Hardware Platform Archive**

This experiment shows where you will find the exported Zynq Hardware Platform within a Vivado project directory structure. The purpose of each file will be explained.

#### **Experiment 1 General Instruction:**

Browse the directory structure for the pre-built Zynq platform from Vivado. Review the archive that Vivado exported for SDK. Learn what the purpose of each file is.

#### **Experiment 1 Step-by-Step Instructions:**

- 1. Open Explorer.
- 2. Browse to the provided, pre-built and pre-exported Zynq hardware platform within the Vivado project in the following folder:

For MiniZed

/home/training/AvnetTTC/ZynqSW/2019\_1/ZynqDesign/MiniZed/Z\_system\_wrapper.hdf

This is the folder location where the Vivado project writes the hardware platform by default. The complete contents of this directory is a single .hdf file -- Z\_system\_wrapper.hdf. This file is a compressed file that contains the information to develop software applications within SDK. For hardware and software engineers working together, this file is the only required item to be transferred from the hardware team to the software team. For software engineers working exclusively in SDK, they do not need anything else from the rest of the Vivado project. The contents of the decompressed HDF are shown below.

| ⊗ □ □ Z_system_wrapper.hdf |          |               |                     |
|----------------------------|----------|---------------|---------------------|
| Extract +                  |          |               |                     |
| 〈 〉 	 Location:            |          |               |                     |
| Name                       | Size     | Туре          | Modified            |
| drivers                    | 5.3 kB   | Folder        |                     |
| Z_system.hwh               | 541.5 kB | unknown       | 05 July 2019, 23:36 |
| Z_system_bd.tcl            | 45.4 kB  | Tcl script    | 05 July 2019, 23:36 |
| Z_system_wrapper.bit       | 943.3 kB | unknown       | 05 July 2019, 23:36 |
| Z_system_wrapper.mmi       | 1.4 kB   | unknown       | 05 July 2019, 23:36 |
| ps7_init.c                 | 461.8 kB | C source code | 05 July 2019, 23:36 |
| ps7_init.h                 | 4.9 kB   | C header      | 05 July 2019, 23:36 |
| ps7_init.html              | 2.5 MB   | HTML docu     | 05 July 2019, 23:36 |
| ps7_init.tcl               | 32.4 kB  | Tcl script    | 05 July 2019, 23:36 |
| ps7_init_gpl.c             | 461.2 kB | C source code | 05 July 2019, 23:36 |
| ps7_init_gpl.h             | 4.3 kB   | C header      | 05 July 2019, 23:36 |
| sysdef.xml                 | 1.4 kB   | XML docu      | 05 July 2019, 23:36 |

Figure 1 – Zyng Hardware Platform Export from Vivado contained in the .hdf

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

#### Here is a description of each file and its purpose.

| ps7_init.c                                              | C code file defining all the register settings to properly initialize the ARM processing system. Used to create the First Stage Boot Loader (FSBL) executable.                                                                                                   |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ps7_init.h                                              | Header file used with ps7_init.c which is also used in the creation of the FSBL.                                                                                                                                                                                 |  |  |
| ps7_init.html                                           | Information file that describes how the ARM processing system is configured in this hardware platform and what all the register settings are. This is the best file for a software engineer to first examine as it is the 'datasheet' for the hardware platform. |  |  |
| ps7_init.tcl                                            | This is the equivalent of ps7_init.c, but in TCL format. This is located in the Driver folder This file performs the ARM initialization when using SDK in JTAG mode, such as when debugging.                                                                     |  |  |
| ps7_init_gpl.c                                          | Identical to ps7_init.c, with the exception of the header which highlights the GNU General Public License                                                                                                                                                        |  |  |
| ps7_init_gpl.h                                          | Identical to ps7_init.h, with the exception of the header which highlights the GNU General Public License                                                                                                                                                        |  |  |
| drivers                                                 | This folder contains TCL file for generating parameters for the custom IP driver                                                                                                                                                                                 |  |  |
| sysdef.xml                                              | System Definition XML, containing parameter definitions for each file contained within the archive                                                                                                                                                               |  |  |
| Z_system.hwh                                            | Hardware Hand-off file                                                                                                                                                                                                                                           |  |  |
| Z_system_bd.tcl                                         | TCL file to re-create the Zynq PS7 Block Design                                                                                                                                                                                                                  |  |  |
| Z_system_wrapper.bit ( <project>_wrapper.bit)</project> | This is the PL configuration bitstream. This file is used to configure the PL, which gives the PL its function and identity. 'Z_system_wrapper' is the name of the top-level HDL file that the hardware designer used.                                           |  |  |
| Z_system_wrapper.mmi                                    | BRAM Memory Map Info file                                                                                                                                                                                                                                        |  |  |

<sup>© 2019</sup> Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

# Questions:

| Answer the following questions:                                                                            |  |  |  |
|------------------------------------------------------------------------------------------------------------|--|--|--|
| What tool suite creates the Zynq hardware platform archive?                                                |  |  |  |
| Which file in the hardware platform archive is most comparable to a 'datasheet' for the hardware platform? |  |  |  |
| Which file contains the information that SDK will later use to build a BSP?                                |  |  |  |
| Which file will later be used to initialize the Zynq PS during a debug session?                            |  |  |  |
|                                                                                                            |  |  |  |

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

**Revision History** 

| Date      | Versi<br>on | Revision                                    |
|-----------|-------------|---------------------------------------------|
| 12 Nov 13 | 01          | Initial release                             |
| 22 Nov 13 | 02          | Revisions after pilot                       |
| 01 May 14 | 03          | MicroZed.org Training Course Released       |
| 28 Oct 14 | 04          | Revision for 2014.3                         |
| 11 Dec 14 | 05          | Revision for 2014.4                         |
| 05 Jan 14 | 06          | Minor typo correction                       |
| 19 Mar 15 | 07          | Finalize SDK 2014.4                         |
| Oct 15    | 80          | Updated for 2015.2                          |
| Aug 16    | 09          | Updated for 2016.2                          |
| Jun 17    | 10          | Updated for 2017.1 for MiniZed + Rebranding |
| Jan 18    | 11          | Updated to Vivado/SDK 2017.4                |
| July 19   | 12          | Updated to Vivado/SDK 2019.1                |

### Resources

www.minized.org

www.microzed.org

www.picozed.org

www.zedboard.org

www.xilinx.com/zynq

www.xilinx.com/sdk

www.xilinx.com/vivado

www.xilinx.com/support/documentation/sw manuals/ug949-vivado-design-methodology.pdf

www.xilinx.com/support/documentation/sw\_manuals/ug1046-ultrafast-design-methodology-guide.pdf

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

# **Answers**

#### **Experiment 1**

• What tool suite creates the Zynq hardware platform archive?

Vivado is the currently recommended tool for creating Zynq hardware platforms

• Which file in the hardware platform archive is most comparable to a 'datasheet' for the hardware platform?

ps7\_init.html

Which file contains the information that SDK will later use to build a BSP?

The Hardware Handoff File (HWH in XML format) file - Z\_system.hwh

Which file contains the information that SDK will later use to build a BSP?

The TCL file - ps7\_init.tcl

© 2019 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.